An Energy Efficient and Temperature Stable Digital FLL-based Wakeup Timer with Time-Domain Temperature Compensation.

IEEE Trans Circuits Syst II Express Briefs

imec-Netherlands, 5656 AE Eindhoven, The Netherlands.

Published: July 2024

This brief presents an on-chip digital intensive frequency-locked loop (DFLL)-based wakeup timer with a time-domain temperature compensation featuring a embedded temperature sensor. The proposed compensation exploits the deterministic temperature characteristics of two complementary resistors to stabilize the timer's operating frequency across the temperature by modulating the activation time window of the two resistors. As a result, it achieves a fine trimming step (± 1 ppm), allowing a small frequency error after trimming (<± 20 ppm). By reusing the DFLL structure, instead of employing a dedicated sensor, the temperature sensing operates in the background with negligible power (2 %) and hardware overhead (< 1 %). The chip is fabricated in 40 nm CMOS, resulting in 0.9 pJ/cycle energy efficiency while achieving 8 ppm/ºC from -40ºC to 80ºC.

Download full-text PDF

Source
http://www.ncbi.nlm.nih.gov/pmc/articles/PMC7616128PMC
http://dx.doi.org/10.1109/TCSII.2024.3365211DOI Listing

Publication Analysis

Top Keywords

wakeup timer
8
timer time-domain
8
time-domain temperature
8
temperature compensation
8
temperature
6
energy efficient
4
efficient temperature
4
temperature stable
4
stable digital
4
digital fll-based
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!