High-Performance Reconfigurable Pipeline Implementation for FPGA-Based SmartNIC.

Micromachines (Basel)

National Network New Media Engineering Research Center, Institute of Acoustics, Chinese Academy of Sciences, No. 21, North Fourth Ring Road, Haidian District, Beijing 100190, China.

Published: March 2024

As the key module of programmable switches or the SmartNIC card, the packet processing pipeline undertakes the task of packet forwarding and processing. However, the current pipeline for the FPGA-based SmartNIC is inflexible, and the related reconfigurable commercial device designs are closed-source. To solve this problem, this paper proposes a high-performance reconfigurable pipeline design, which has fully reconfigurable match-action units, supporting various network functions by its flexible reconfiguration. The fields of the match key and the size of the match table can be reconfigured without recompiling the HDL code or modifying the hardware. The processing rules and action instructions for the pipeline can be dynamically installed by the configuration module at runtime. We implement our design on the Xilinx Alveo U200 board with a Virtex UltraScale+ XCU200-2FSGD2104E FPGA and show that the designed pipeline supports fast reconfiguration to implement new network functions and that the throughput of the designed pipeline reaches 100 Gbps with low latency.

Download full-text PDF

Source
http://www.ncbi.nlm.nih.gov/pmc/articles/PMC11052187PMC
http://dx.doi.org/10.3390/mi15040449DOI Listing

Publication Analysis

Top Keywords

high-performance reconfigurable
8
reconfigurable pipeline
8
fpga-based smartnic
8
network functions
8
designed pipeline
8
pipeline
7
pipeline implementation
4
implementation fpga-based
4
smartnic key
4
key module
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!