Vertical transistors hold promise for the development of ultrascaled transistors. However, their on/off ratios are limited by a strong source-drain tunneling current in the off state, particularly for vertical devices with a sub-5 nm channel length. Here, we report an approach for suppressing the off-state tunneling current by designing the barrier height via a van der Waals metal contact. Via lamination of the Pt electrode on a MoS vertical transistor, a high Schottky barrier is observed due to their large work function difference, thus suppressing direct tunneling currents. Meanwhile, this "low-energy" lamination process ensures an optimized metal/MoS interface with minimized interface states and defects. Together, the highest on/off ratios of 5 × 10 and 10 are realized in vertical transistors with 5 and 2 nm channel lengths, respectively. Our work not only pushes the on/off ratio limit of vertical transistors but also provides a general rule for reducing short-channel effects in ultrascaled devices.
Download full-text PDF |
Source |
---|---|
http://dx.doi.org/10.1021/acs.nanolett.3c02518 | DOI Listing |
Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!