Realizing On/Off Ratios over 10 for Sub-2 nm Vertical Transistors.

Nano Lett

Key Laboratory for Micro-Nano Optoelectronic Devices of Ministry of Education, School of Physics and Electronics, Hunan University, Changsha 410082, China.

Published: September 2023

Vertical transistors hold promise for the development of ultrascaled transistors. However, their on/off ratios are limited by a strong source-drain tunneling current in the off state, particularly for vertical devices with a sub-5 nm channel length. Here, we report an approach for suppressing the off-state tunneling current by designing the barrier height via a van der Waals metal contact. Via lamination of the Pt electrode on a MoS vertical transistor, a high Schottky barrier is observed due to their large work function difference, thus suppressing direct tunneling currents. Meanwhile, this "low-energy" lamination process ensures an optimized metal/MoS interface with minimized interface states and defects. Together, the highest on/off ratios of 5 × 10 and 10 are realized in vertical transistors with 5 and 2 nm channel lengths, respectively. Our work not only pushes the on/off ratio limit of vertical transistors but also provides a general rule for reducing short-channel effects in ultrascaled devices.

Download full-text PDF

Source
http://dx.doi.org/10.1021/acs.nanolett.3c02518DOI Listing

Publication Analysis

Top Keywords

vertical transistors
16
on/off ratios
12
tunneling current
8
vertical
6
transistors
5
realizing on/off
4
ratios sub-2
4
sub-2 vertical
4
transistors vertical
4
transistors hold
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!