Low-Voltage and Low-Power True-Single-Phase 16-Transistor Flip-Flop Design.

Sensors (Basel)

Department of Information and Communication Engineering, Chaoyang University of Technology, Wufeng District, Taichung City 413310, Taiwan.

Published: July 2022

A low-voltage and low-power true single-phase flip-flop that minimum the total transistor count by using the pass transistor logic circuit scheme is proposed in this paper. Optimization measures lead to a new flip-flop design with better various performances such as speed, power, energy, and layout area. Based on post-layout simulation results using the TSMC CMOS 180 nm and 90 nm technologies, the proposed design achieves the conventional transmission-gate-based flip-flop design with a 53.6% reduction in power consumption and a 63.2% reduction in energy, with 12.5% input data switching activity. In order to further the performance parameters of the proposed design, a shift-register design has been realized. Experimental measurements at 0.5 V/0.5 MHz show that this proposed design reduces power consumption by 47.3% while achieving a layout area reduction of 30.5% compared to the conventional design.

Download full-text PDF

Source
http://www.ncbi.nlm.nih.gov/pmc/articles/PMC9371213PMC
http://dx.doi.org/10.3390/s22155696DOI Listing

Publication Analysis

Top Keywords

flip-flop design
12
proposed design
12
low-voltage low-power
8
design
8
layout area
8
power consumption
8
low-power true-single-phase
4
true-single-phase 16-transistor
4
flip-flop
4
16-transistor flip-flop
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!