ASimOV: A Framework for Simulation and Optimization of an Embedded AI Accelerator.

Micromachines (Basel)

Department of Electronic Engineering, Seoul National University of Science and Technology, 232 Gongneung-ro, Nowon-gu, Seoul 01811, Korea.

Published: July 2021

Artificial intelligence algorithms need an external computing device such as a graphics processing unit (GPU) due to computational complexity. For running artificial intelligence algorithms in an embedded device, many studies proposed light-weighted artificial intelligence algorithms and artificial intelligence accelerators. In this paper, we propose the ASimOV framework, which optimizes artificial intelligence algorithms and generates Verilog hardware description language (HDL) code for executing intelligence algorithms in field programmable gate array (FPGA). To verify ASimOV, we explore the performance space of k-NN algorithms and generate Verilog HDL code to demonstrate the k-NN accelerator in FPGA. Our contribution is to provide the artificial intelligence algorithm as an end-to-end pipeline and ensure that it is optimized to a specific dataset through simulation, and an artificial intelligence accelerator is generated in the end.

Download full-text PDF

Source
http://www.ncbi.nlm.nih.gov/pmc/articles/PMC8304587PMC
http://dx.doi.org/10.3390/mi12070838DOI Listing

Publication Analysis

Top Keywords

artificial intelligence
28
intelligence algorithms
20
asimov framework
8
intelligence
8
hdl code
8
artificial
7
algorithms
6
framework simulation
4
simulation optimization
4
optimization embedded
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!