In this work, the measured electrical characteristics of a fully depleted silicon-on-insulator (FDSOI) device and fin-shaped field-effect transistor (FinFET), whose gate electrode is connected in series to the bottom electrode of a ferroelectric capacitor (FE-FDSOI/FE-FinFET), are experimentally studied. The hysteretic property in input transfer characteristic of those devices is desirable for memory device applications, so that the understanding and modulating the hysteresis window is a key knob in designing the devices. It is experimentally observed that the hysteresis window of FE-FDSOI/FE-FinFET is decreased with (i) increasing the area of the ferroelectric capacitor and/or (ii) decreasing the gate area of baseline FET. The way how to control the hysteresis window of FE-FDSOI/FE-FinFET is proposed and discussed in detail.

Download full-text PDF

Source
http://www.ncbi.nlm.nih.gov/pmc/articles/PMC7264088PMC
http://dx.doi.org/10.1186/s40580-020-00230-xDOI Listing

Publication Analysis

Top Keywords

hysteresis window
16
ferroelectric capacitor
12
silicon-on-insulator fdsoi
8
window fe-fdsoi/fe-finfet
8
study hysteresis
4
window
4
window finfet
4
finfet fully-depleted
4
fully-depleted silicon-on-insulator
4
fdsoi mosfet
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!