An arsenic doping technique for depositing up to 40-μm-thick high-resistivity layers is presented for fabricating diodes with low RC constants that can be integrated in closely-packed configurations. The doping of the as-grown epi-layers is controlled down to 5 × 10 cm, a value that is solely limited by the cleanness of the epitaxial reactor chamber. To ensure such a low doping concentration, first an As-doped Si seed layer is grown with a concentration of 10 to 10 cm, after which the dopant gas arsine is turned off and a thick lightly-doped epi-layer is deposited. The final doping in the thick epi-layer relies on the segregation and incorporation of As from the seed layer, and it also depends on the final thickness of the layer, and the exact growth cycles. The obtained epi-layers exhibit a low density of stacking faults, an over-the-wafer doping uniformity of 3.6%, and a lifetime of generated carriers of more than 2.5 ms. Furthermore, the implementation of a segmented photodiode electron detector is demonstrated, featuring a 30 pF capacitance and a 90 Ω series resistance for a 7.6 mm² anode area.

Download full-text PDF

Source
http://www.ncbi.nlm.nih.gov/pmc/articles/PMC5448887PMC
http://dx.doi.org/10.3390/ma4122092DOI Listing

Publication Analysis

Top Keywords

seed layer
8
doping
5
arsenic-doped high-resistivity-silicon
4
high-resistivity-silicon epitaxial
4
epitaxial layers
4
layers integrating
4
integrating low-capacitance
4
low-capacitance diodes
4
diodes arsenic
4
arsenic doping
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!