It has been widely accepted that the mismatch of lattice constants between HfO2 and Si generates interface traps at the HfO2-Si interface, which causes the degradation of device performances. For better interface quality, very thin SiO2 film (< 2 nm) has been inserted as an interlayer (IL) between HfO2 and Si despite of the increase of EOT. In order to obtain both the better interface quality and the reduction of EOT, we used Ti metal on HfO2/IL SiO2 stack as a scavenging layer to absorb oxygens in the SiO2 and various annealing conditions were applied to optimize the thickness of the SiO2. As a result, we can effectively shrink the EOT from 3.55 nm to 1.15 nm while maintaining the same physical thickness of gate stacks. Furthermore, the diffusion of oxygen was confirmed by high resolution transmission electron microscopy (HRTEM) and time-of-flight secondary ion mass Spectrometry (SIMS).

Download full-text PDF

Source
http://dx.doi.org/10.1166/jnn.2016.12236DOI Listing

Publication Analysis

Top Keywords

better interface
8
interface quality
8
electrical characteristics
4
characteristics metal-oxide-semiconductor
4
metal-oxide-semiconductor capacitor
4
capacitor high-κ/metal
4
high-κ/metal gate
4
gate oxygen
4
oxygen scavenging
4
scavenging process
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!