Synchronous OEIC Integrating Receiver for Optically Reconfigurable Gate Arrays.

Sensors (Basel)

Institute of Electrodynamics, Microwave and Circuit Engineering, Vienna University of Technology, Gußhausstraße 25/354, Vienna 1040, Austria.

Published: May 2016

A monolithically integrated optoelectronic receiver with a low-capacitance on-chip pin photodiode is presented. The receiver is fabricated in a 0.35 μm opto-CMOS process fed at 3.3 V and due to the highly effective integrated pin photodiode it operates at μW. A regenerative latch acting as a sense amplifier leads in addition to a low electrical power consumption. At 400 Mbit/s, sensitivities of -26.0 dBm and -25.5 dBm are achieved, respectively, for λ = 635 nm and λ = 675 nm (BER = 10(-9) ) with an energy efficiency of 2 pJ/bit.

Download full-text PDF

Source
http://www.ncbi.nlm.nih.gov/pmc/articles/PMC4934187PMC
http://dx.doi.org/10.3390/s16060761DOI Listing

Publication Analysis

Top Keywords

pin photodiode
8
synchronous oeic
4
oeic integrating
4
integrating receiver
4
receiver optically
4
optically reconfigurable
4
reconfigurable gate
4
gate arrays
4
arrays monolithically
4
monolithically integrated
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!