A high-speed and low-offset dynamic latch comparator.

ScientificWorldJournal

Department of Electrical, Electronic and Systems Engineering, Universiti Kebangsaan Malaysia, 43600 Bangi, Selangor, Malaysia.

Published: April 2015

AI Article Synopsis

  • Circuit intricacy, speed, low-offset voltage, and resolution are critical for high-speed applications like ADCs, and the novel dynamic latch comparator topology addresses these needs effectively.
  • This new comparator design uses latch circuitry to achieve high speed and low power dissipation, as compared to traditional comparator circuits, which consume more current.
  • Simulation results indicate that the comparator, built in a 0.18 μm CMOS process, has a modest input-referred offset voltage of 720 μV, 8-bit resolution, and operates at a power level of 158.5 μW with a clock speed of 50 MHz, all while maintaining a compact layout size.

Article Abstract

Circuit intricacy, speed, low-offset voltage, and resolution are essential factors for high-speed applications like analog-to-digital converters (ADCs). The comparator circuit with preamplifier increases the power dissipation, as it requires higher amount of currents than the latch circuitry. In this research, a novel topology of dynamic latch comparator is illustrated, which is able to provide high speed, low offset, and high resolution. Moreover, the circuit is able to reduce the power dissipation as the topology is based on latch circuitry. The cross-coupled circuit mechanism with the regenerative latch is employed for enhancing the dynamic latch comparator performance. In addition, input-tracking phase is used to reduce the offset voltage. The Monte-Carlo simulation results for the designed comparator in 0.18 μm CMOS process show that the equivalent input-referred offset voltage is 720 μV with 3.44 mV standard deviation. The simulated result shows that the designed comparator has 8-bit resolution and dissipates 158.5 μW of power under 1.8 V supply while operating with a clock frequency of 50 MHz. In addition, the proposed dynamic latch comparator has a layout size of 148.80 μm × 59.70 μm.

Download full-text PDF

Source
http://www.ncbi.nlm.nih.gov/pmc/articles/PMC4119709PMC
http://dx.doi.org/10.1155/2014/258068DOI Listing

Publication Analysis

Top Keywords

dynamic latch
16
latch comparator
16
comparator circuit
8
power dissipation
8
latch circuitry
8
offset voltage
8
designed comparator
8
latch
7
comparator
7
high-speed low-offset
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!