A CMOS ASIC Design for SiPM Arrays.

IEEE Trans Nucl Sci

Electrical Engineering Department, University of Washington, Seattle, WA 98195-2500, USA telephone: (206)685-1600.

Published: December 2011

Our lab has previously reported on novel board-level readout electronics for an 8×8 silicon photomultiplier (SiPM) array featuring row/column summation technique to reduce the hardware requirements for signal processing. We are taking the next step by implementing a monolithic CMOS chip which is based on the row-column architecture. In addition, this paper explores the option of using diagonal summation as well as calibration to compensate for temperature and process variations. Further description of a timing pickoff signal which aligns all of the positioning (spatial channels) pulses in the array is described. The ASIC design is targeted to be scalable with the detector size and flexible to accommodate detectors from different vendors. This paper focuses on circuit implementation issues associated with the design of the ASIC to interface our Phase II MiCES FPGA board with a SiPM array. Moreover, a discussion is provided for strategies to eventually integrate all the analog and mixed-signal electronics with the SiPM, on either a single-silicon substrate or multi-chip module (MCM).

Download full-text PDF

Source
http://www.ncbi.nlm.nih.gov/pmc/articles/PMC4016969PMC
http://dx.doi.org/10.1109/NSSMIC.2011.6154092DOI Listing

Publication Analysis

Top Keywords

asic design
8
sipm array
8
cmos asic
4
sipm
4
design sipm
4
sipm arrays
4
arrays lab
4
lab reported
4
reported novel
4
novel board-level
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!