Two-step single slope/SAR ADC with error correction for CMOS image sensor.

ScientificWorldJournal

College of Electronic Science and Technology, Shenzhen University, Shenzhen, China.

Published: November 2014

Conventional two-step ADC for CMOS image sensor requires full resolution noise performance in the first stage single slope ADC, leading to high power consumption and large chip area. This paper presents an 11-bit two-step single slope/successive approximation register (SAR) ADC scheme for CMOS image sensor applications. The first stage single slope ADC generates a 3-bit data and 1 redundant bit. The redundant bit is combined with the following 8-bit SAR ADC output code using a proposed error correction algorithm. Instead of requiring full resolution noise performance, the first stage single slope circuit of the proposed ADC can tolerate up to 3.125% quantization noise. With the proposed error correction mechanism, the power consumption and chip area of the single slope ADC are significantly reduced. The prototype ADC is fabricated using 0.18 μ m CMOS technology. The chip area of the proposed ADC is 7 μ m × 500 μ m. The measurement results show that the energy efficiency figure-of-merit (FOM) of the proposed ADC core is only 125 pJ/sample under 1.4 V power supply and the chip area efficiency is 84 k  μ m(2) · cycles/sample.

Download full-text PDF

Source
http://www.ncbi.nlm.nih.gov/pmc/articles/PMC3920858PMC
http://dx.doi.org/10.1155/2014/861278DOI Listing

Publication Analysis

Top Keywords

single slope
16
chip area
16
error correction
12
cmos image
12
image sensor
12
stage single
12
slope adc
12
proposed adc
12
adc
11
two-step single
8

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!