We demonstrate a novel on-chip two-mode division multiplexing circuit using a tapered directional coupler-based TE(0)&TE(1) mode multiplexer and demultiplexer on the silicon-on-insulator platform. A low insertion loss (0.3 dB), low mode crosstalk (< -16 dB), wide bandwidth (~100 nm), and large fabrication tolerance (20 nm) are measured. An on-chip mode multiplexing experiment is carried out on the fabricated circuit with non return-to-zero (NRZ) on-off keying (OOK) signals at 40 Gbit/s. The experimental results show clear eye diagrams and moderate power penalty for both TE(0) and TE(1) modes.

Download full-text PDF

Source
http://dx.doi.org/10.1364/OE.21.010376DOI Listing

Publication Analysis

Top Keywords

on-chip two-mode
8
two-mode division
8
division multiplexing
8
tapered directional
8
directional coupler-based
8
mode multiplexer
8
multiplexer demultiplexer
8
multiplexing tapered
4
mode
4
coupler-based mode
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!