NiO resistive random access memory nanocapacitor array on graphene.

ACS Nano

Department of Materials Science and Engineering, and Division of Advanced Materials Science, Pohang University of Science and Technology, Pohang 790-784, Korea.

Published: May 2010

In this study, a NiO RRAM nanocapacitor array was fabricated on a graphene sheet, which was on a Nb-doped SrTiO(3) substrate containing terraces with a regular interval of about 100 nm and an atomically smooth surface. For the formation of the NiO RRAM nanocapacitor (Pt/NiO/graphene capacitor) array, an anodic aluminum oxide (AAO) nanotemplate with a pore diameter of about 30 nm and an interpore distance of about 100 nm was used. NiO and Pt were subsequently deposited on the graphene sheet. The NiO RRAM nanocapacitor had a diameter of about 30 +/- 2 nm and a thickness of about 33 +/- 3 nm. Typical unipolar switching characteristics of the NiO RRAM nanocapacitor array were confirmed. The NiO RRAM nanocapacitor array on graphene exhibited lower SET and RESET voltages than that on a bare surface of Nb-doped SrTiO(3).

Download full-text PDF

Source
http://dx.doi.org/10.1021/nn100234xDOI Listing

Publication Analysis

Top Keywords

nio rram
20
rram nanocapacitor
20
nanocapacitor array
16
array graphene
8
graphene sheet
8
nb-doped srtio3
8
nio
7
nanocapacitor
6
array
5
rram
5

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!