We compare the level of deterioration in the basic functionality of individual transistors on ASIC chips fabricated in standard 130 nm bulk CMOS technology when subjected to three disparate CVD techniques with relatively low processing temperature to grow carbon nanostructures. We report that the growth technique with the lowest temperature has the least impact on the transistor behavior.
Download full-text PDF |
Source |
---|---|
http://dx.doi.org/10.1021/nl801397j | DOI Listing |
Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!