We compare the level of deterioration in the basic functionality of individual transistors on ASIC chips fabricated in standard 130 nm bulk CMOS technology when subjected to three disparate CVD techniques with relatively low processing temperature to grow carbon nanostructures. We report that the growth technique with the lowest temperature has the least impact on the transistor behavior.

Download full-text PDF

Source
http://dx.doi.org/10.1021/nl801397jDOI Listing

Publication Analysis

Top Keywords

bulk cmos
8
compatibility assessment
4
assessment cvd
4
cvd growth
4
growth carbon
4
carbon nanofibers
4
nanofibers bulk
4
cmos devices
4
devices compare
4
compare level
4

Similar Publications

Want AI Summaries of new PubMed Abstracts delivered to your In-box?

Enter search terms and have AI summaries delivered each week - change queries or unsubscribe any time!